# **Innerspec Embedded Systems Engineer Assignment**

In this work I will present the tasks performed in relation to the practice for the job position of embedded systems engineer for Innerspec.

Although in this week, I have been trying to make contact with Qt, I have not managed to elaborate a UI similar to the mentioned one, mainly due to the question of the embedded Chart. So my work is mainly focused on the VHDL firmware of the FPGA.

A Basys3 development board was provided by Innerspec on Wednesday 20/05 at morning. So even though I had read the assignment on Friday, I was unable to start downloading designs to the chip until that day.

Regarding my prototyping tasks, I was working at home without the availability of a waveform generator. So I simulated the analog input with a potentiometer acting as a resistive divider.

In the JXADC PMOD connector, I used the 3.3V signal and its ground (pins 6-12 and 5-11 respectively). I connected a fixed resistor R1 at the top of the 1.1Mohm value divider and a 500kohm value potentiometer at the bottom. In this way, using the full linear range of the potentiometer, the one-volt limitation of the analog input channels is not exceeded.



PMOD connections

Below is a photograph of the working situation. I use the multimeter to check if the values we are measuring though the serial match with the real input.



Basys3 with potentiometer

Next, I will describe how the different stages of the FPGA hardware design are structured. The layout consists of 6 .vhd files and this is how they are interconnected.

- main.vhd
- uart\_tx.vhd
- uart\_rx.vhd
- xadc\_wiz\_o.vhd
- acumulator.vhd
- fir filter.vhd



**Block Diagram** 

For the interpretation of the commands from the UI, I have created a state machine in the serial reception. The PC will deliver the following commands:

- B↵: Starts
- Qe: Stops
- A₄: Averaging Samples
- Se: Sampling Rate
- De: Digitalize
- C4: Coefficients

In the "Averaging samples", "sampling rate", "digitizer" and "coeffs" states, the machine states waits for the user to enter the corresponding data following by an enter.

Since all communication is via serial, I have had to develop a function package to work with ASCII characters. Functions to convert to ASCII and to convert from ASCII.



Serial Interface with Local echo "P" and "el"

#### acumulator.vhd

## ACUMULATOR\_FSM



Average calculator FSM

To simulate this component, a test\_bench has been generated. The input analog\_data is a constant, which is what we acquired from the ADC in my situation. In the bench test it can be seen that when changing the buffer size to run the average, the accumulator response time changes. In 100us, av\_buffer\_size = 16 and in 400us av\_buffer\_size = 4;



Average calculator Test Bench



Average Calculator Working

## main.vhd

In the main, all other components are instantiated. It also contains three state machines to transmit through the serial port and to receive and decode the orders.

# TX\_FSM



**UART Transmission FSM** 

A: read data and convert it to ASCII

B; send byte to UART

C: data\_valid = 1;

D: data\_valid = 0

E: wait until end of transmission and check end of chars to send

## **RX FSM**

This little state machine is only in charge of accumulating characters received by the serial port and waiting for the intro to arrive. When so, it activates a flag to call the main state machine of the reception.



**UART Reception FSM** 

ACUM: Store data (max 32) until a CR+NL is received.

END: State to send the Data Valid pulse.

### MAIN RX FSM

Transition diagram between states when a correct order from the uart is received



SAMPLING RATE: read new adquisition frequency, and configure ADC. The three substates are to disable readings when changing the frequency. DIGITIZER; read digitizer factor. The substate is to check if we have read a correct positive value.

START: rise ADC\_Start STOP: ADC\_Start =0;

AVERAGING SAMPLES: read the number of samples to do the average. The next substate is to check if exceed the maximum size of the buffer or if its negative

COEFFS: Stay in the same state during the transmission of the 25 FIR coefficients.

# UART\_RX.vhd

115200 bauds, 8 bits plus start and stop and new line CR+NL. Module taken from Nandland.

Waits for the CR+NL to interpretate a correct order.

Max length buffer, 32 chars

### **UART TX.vhd**

115200 bauds, 8 bits plus start and stop and new line CR+NL Module taken from Nandland

Sends the outputs data from the filter.

#### fir filter.vhd

The FIR filter model has been taken from the vhdl.es website. It is a model for a low pass filter but with the python script of the repository another set of band pass coefficients can be generated. That script is already working and my idea was to do it in the high level UI and then send the coefficients through the serial port. But as I don't have UI, I included a state in the RX\_FSM to send the 25 coefficients through serial.

First calculating the coefficients with the python script and then generating an input file, that same filter was run in a functional test\_bench to see its behavior. The attached screenshot shows a wave with three frequencies at the input and as the output only contain the center frequency.



Band Pass Filter Test Bench

With the help of this test bench, the value of the filter digitizer has been calculated to adjust the output for that input to its maximum dynamic range. The start value of that scale factor is 12000. You can see how for this value of digitizer factor, the amplitude of the signal is around 2000 what is the maximum (2048) for a 12 bits signed signal.

#### ADC:



XADC Wizard

As an analog input I have configured the XADC thanks to its IP wizard to acquire, in a single channel, unipolar mode, and continuous signals from the VAUXP6 and VAUXN6 channels (pins J3 and K3 of the FPGA respectively). The XADC has a DRP interface and all alarms have been disabled.

#### **Future tasks**

This is the work that I have been able to do during this week. As tasks that have been incomplete or need more time I would highlight the following:

- Restructure code so that it can be interpreted easier.
- More debugging in some aspects, for example the reception with the uart in hardware.
- Try to find other programming methodologies so that the implementation in the FPGA will be more efficient. Regarding to this, I must say that in the current design the running phase synth\_design has lasted up to an hour and a half.
- Work in the interface to have visual information and make the use more friendly than in the command line of the COM.
- Try the whole system with a waveform generator.